Magnus Själander
Visar 52 publikationer
Data filter cache designs for enhancing energy efficiency and performance in computing systems
Systems and methods for improving processor efficiency through caching
CREEP: Chalmers RTL-based Energy Evaluation of Pipelines
Practical Way Halting by Speculatively Accessing Halt Tags
Redesigning a tagless access buffer to require minimal ISA changes
Improving Data Access Efficiency by Using Context-Aware Loads and Stores
FlexCore: Implementing an Exposed Datapath Processor
Improving Data Access Efficiency by Using a Tagless Access Buffer (TAB)
Towards a Performance- and Energy-Efficient Data Filter Cache
Designing a Practical Data Filter Cache to Improve Both Energy Efficiency and Performance
Speculative Tag Access for Reduced Energy Dissipation in Set-Associative L1 Data Caches
Techniques to Measure, Model, and Manage Power
Viterbi Accelerator for Embedded Processor Datapaths
Configurable RTL Model for Level-1 Caches
An LTE Uplink Receiver PHY Benchmark and Subframe-Based Power Management
A SAT-Based Compiler for FlexCore
Infrastructures for Measuring Power
FlexDEF: Development Framework for Processor Architecture Implementation and Evaluation
Power-Aware Resource Scheduling in Base Stations
Reconfigurable Instruction Decoding for a Wide-Control-Word Processor
Early results from ERA embedded reconfigurable architectures
Declarative, SAT-solver-based Scheduling for an Embedded Architecture with a Flexible Datapath
Design Space Exploration for an Embedded Processor with Flexible Datapath Interconnect
FlexTools: Design Space Exploration Tool Chain from C to Physical Implementation
Design-Time Scheduling for Processor Exploration
Ultra-Low-Power 2-Cycle Multiply-Accumulate Architecture
FlexCore: Utilizing Exposed Datapath Control for Efficient Computing
Double Throughput Multiply-Accumulate Unit for FlexCore Processor Enhancements
A Flexible Code-Compression Scheme using Partitioned Look-Up Tables
Scheduling for an Embedded Architecture with a Flexible Datapath
Multiplication Acceleration through Twin Precision
High-Speed, Energy-Efficient 2-Cycle Multiply-Accumulate Architecture
Custom Layout Strategy for Rectangle-Shaped Log-Depth Multiplier Reduction Tree
Early Detection and Bypassing of Trivial Operations to Improve Energy Efficiency of Processors
A Look-Ahead Task Management Unit for Embedded Multi-Core Architectures
A Flexible Code Compression Scheme using Partitioned Look-Up Tables
Double Throughput MAC for Performance Enhancement of the FlexCore Processor
Efficient and Flexible Embedded Systems and Datapath Components
High-Speed and Low-Power Multipliers Using the Baugh-Wooley Algorithm and HPM Reduction Tree
A Flexible Datapath Interconnect for Embedded Applications
Exposed Datapath for Efficient Computing
FlexCore: Utilizing Exposed Datapath Control for Efficient Computing
Exposed Datapath for Efficient Computing
Efficient Reconfigurable Multipliers Based on the Twin-Precision Technique
Multiplier Reduction Tree with Logarithmic Logic Depth and Regular Connectivity
An Efficient FFT Engine Based on Twin-Precision Computation
A Low-Leakage Twin-Precision Multiplier Using Reconfigurable Power Gating
A Power-Efficient and Versatile Modified-Booth Multiplier
An Efficient Twin-Precision Multiplier
Ladda ner publikationslistor
Du kan ladda ner denna lista till din dator.
Filtrera och ladda ner publikationslista
Som inloggad användare hittar du ytterligare funktioner i MyResearch.
Du kan även exportera direkt till Zotero eller Mendeley genom webbläsarplugins. Dessa hittar du här:
Zotero Connector
Mendeley Web Importer
Tjänsten SwePub erbjuder uttag av Researchs listor i andra format, till exempel kan du få uttag av publikationer enligt Harvard och Oxford i .RIS, BibTex och RefWorks-format.