FASTER: Facilitating Analysis and Synthesis Technologies for Effective Reconfiguration
Journal article, 2015
Reconfigurable computing
Runtime system
Verification
Dynamic reconfiguration
Partial reconfiguration
Micro-reconfiguration
Author
Dionisios N. Pnevmatikatos
Foundation for Research and Technology-Hellas
Kyprianos D. Papadimitriou
Foundation for Research and Technology-Hellas
T. Becker
Imperial College London
P. Bohm
Imperial College London
A. Brokalakis
Synelixis Solutions
K. Bruneel
Universiteit Gent
Catalin Ciobanu
Chalmers, Computer Science and Engineering (Chalmers), Computer Engineering (Chalmers)
T. Davidson
Universiteit Gent
Georgi Gaydadjiev
Chalmers, Computer Science and Engineering (Chalmers), Computer Engineering (Chalmers)
K. Heyse
Universiteit Gent
W. Luk
Imperial College London
X. Niu
Imperial College London
Ioannis Papaefstathiou
Synelixis Solutions
D. Pau
STMicroelectronics
O. Pell
Maxeler Technologies
Christian Pilato
Politecnico di Milano
M. D. Santambrogio
Politecnico di Milano
Donatella Sciuto
Politecnico di Milano
D. Stroobandt
Universiteit Gent
T. Todman
Imperial College London
E. Vansteenkiste
Universiteit Gent
Microprocessors and Microsystems
0141-9331 (ISSN)
Vol. 39 4-5 321-338Facilitating Analysis and Synthesis Technologies\nfor Effective Reconfiguration (FASTER)
European Commission (FP7) (EC/FP7/287804), 2011-09-01 -- 2014-11-30.
Subject Categories (SSIF 2011)
Computer Science
DOI
10.1016/j.micpro.2014.09.006