Design trade-offs in energy efficient NoC architectures
Paper in proceeding, 2014

This paper studies design trade-offs in energy efficient Networks-on-Chip by evaluating every network architecture that derives when we apply all possible variations of design-configuration parameters on a baseline 2D mesh. Network separation (P), concentration (C), express channels (X), flit widths (W), and virtual channels (V). Our comperative analysis selects the network architecture configuration that gives the best energy delay product (EDP) while allowing a maximum area margin of 15% over the most energy efficient configuration of the baseline.

Author

A. Psathakis

FORTH-ICS-Heraklion

Vasileios Papaefstathiou

Chalmers, Computer Science and Engineering (Chalmers), Computer Engineering (Chalmers)

M. Katevenis

Panepistimio Kritis

FORTH-ICS-Heraklion

Dionisios N. Pnevmatikatos

FORTH-ICS-Heraklion

Polytechnion Kritis

8th IEEE/ACM International Symposium on Networks-on-Chip, NoCS 2014; Ferrara; Italy; 17 September 2014 through 19 September 2014

186-187
978-147995347-9 (ISBN)

Subject Categories (SSIF 2011)

Computer Engineering

DOI

10.1109/NOCS.2014.7008786

ISBN

978-147995347-9

More information

Created

10/7/2017