Feasibility Study of FPGA-Based Equalizer for 112-Gbit/s Optical Fiber Receivers
Paper in proceeding, 2012
Complex modulation
Decision-directed
Computational burden
Feed-back loop
Reconfigurability
Phase corrections
Feasibility studies
Modulation schemes
In-fiber
Spectral efficiencies
Clock rate
Author
Fredrik Toft
Chalmers, Computer Science and Engineering (Chalmers), Computer Engineering (Chalmers)
Niclas Rousk
Chalmers, Computer Science and Engineering (Chalmers), Computer Engineering (Chalmers)
Jonas Mårtensson
Acreo AB
Marco Forzati
Acreo AB
Bengt-Erik Olsson
Ericsson Microwave Systems AB
Per Larsson-Edefors
Chalmers, Computer Science and Engineering (Chalmers), Computer Engineering (Chalmers)
ISCAS 2012 - 2012 IEEE International Symposium on Circuits and Systems
3234-3237 6272013
978-1-4673-0218-0 (ISBN)
Areas of Advance
Information and Communication Technology
Energy
Driving Forces
Sustainable development
Innovation and entrepreneurship
Subject Categories (SSIF 2011)
Other Electrical Engineering, Electronic Engineering, Information Engineering
DOI
10.1109/ISCAS.2012.6272013
ISBN
978-1-4673-0218-0